Follow
younghoon son
Title
Cited by
Cited by
Year
Chameleon: Versatile and practical near-DRAM acceleration architecture for large memory systems
H Asghari-Moghaddam, YH Son, JH Ahn, NS Kim
2016 49th annual IEEE/ACM international symposium on Microarchitecture …, 2016
1692016
Reducing memory access latency with asymmetric DRAM bank organizations
YH Son, O Seongil, Y Ro, JW Lee, JH Ahn
Proceedings of the 40th annual international symposium on computer …, 2013
1592013
Defect analysis and cost-effective resilience architecture for future DRAM devices
S Cha, O Seongil, H Shin, S Hwang, K Park, SJ Jang, JS Choi, GY Jin, ...
2017 IEEE International Symposium on High Performance Computer Architecture …, 2017
672017
CiDRA: A cache-inspired DRAM resilience architecture
YH Son, S Lee, O Seongil, S Kwon, NS Kim, JH Ahn
2015 IEEE 21st International Symposium on High Performance Computer …, 2015
592015
A 1.2 V 30nm 1.6 Gb/s/pin 4Gb LPDDR3 SDRAM with input skew calibration and enhanced control scheme
YC Bae, JY Park, SJ Rhee, SB Ko, Y Jeong, KS Noh, Y Son, J Youn, ...
2012 IEEE International Solid-State Circuits Conference, 44-46, 2012
472012
Row-buffer decoupling: A case for low-latency DRAM microarchitecture
O Seongil, YH Son, NS Kim, JH Ahn
2014 ACM/IEEE 41st International Symposium on Computer Architecture (ISCA …, 2014
432014
Understanding ddr4 in pursuit of in-dram ecc
S Kwon, YH Son, JH Ahn
2014 International SoC Design Conference (ISOCC), 276-277, 2014
322014
Leveraging power-performance relationship of energy-efficient modern DRAM devices
S Lee, H Cho, YH Son, Y Ro, NS Kim, JH Ahn
IEEE Access 6, 31387-31398, 2018
262018
Microbank: Architecting through-silicon interposer-based main memory systems
YH Son, O Seongil, H Yang, D Jung, JH Ahn, J Kim, J Kim, JW Lee
SC'14: Proceedings of the International Conference for High Performance …, 2014
252014
23.1 a 7.5 Gb/s/pin LPDDR5 SDRAM with WCK clocking and non-target ODT for high speed and with DVFS, internal data copy, and deep-sleep mode for low power
KS Ha, CK Lee, D Lee, D Moon, JH Jang, HR Hwang, H Chi, J Park, ...
2019 IEEE International Solid-State Circuits Conference-(ISSCC), 378-380, 2019
212019
22.2 An 8.5 Gb/s/pin 12Gb-LPDDR5 SDRAM with a hybrid-bank architecture using skew-tolerant, low-power and speed-boosting techniques in a 2nd generation 10nm DRAM process
HJ Chi, CK Lee, J Park, JS Heo, J Jung, D Lee, DH Kim, D Park, K Kim, ...
2020 IEEE International Solid-State Circuits Conference-(ISSCC), 382-384, 2020
172020
Scalable high-radix router microarchitecture using a network switch organization
JH Ahn, YH Son, J Kim
ACM Transactions on Architecture and Code Optimization (TACO) 10 (3), 1-25, 2013
142013
A 7.5 Gb/s/pin 8-Gb LPDDR5 SDRAM with various high-speed and low-power techniques
KS Ha, CK Lee, D Lee, D Moon, HR Hwang, D Park, YH Kim, YH Son, ...
IEEE Journal of Solid-State Circuits 55 (1), 157-166, 2019
132019
SALAD: Achieving symmetric access latency with asymmetric DRAM architecture
YH Son, H Cho, Y Ro, JW Lee, JH Ahn
IEEE Computer Architecture Letters 16 (1), 76-79, 2016
72016
SOUP-N-SALAD: Allocation-Oblivious Access Latency Reduction with Asymmetric DRAM Microarchitectures
Y Ro, H Cho, E Lee, D Jung, YH Son, JH Ahn, JW Lee
2017 IEEE International Symposium on High Performance Computer Architecture …, 2017
62017
Understanding power-performance relationship of energy-efficient modern DRAM devices
S Lee, Y Ro, YH Son, H Cho, NS Kim, JH Ahn
2017 IEEE International Symposium on Workload Characterization (IISWC), 110-111, 2017
52017
Dynamic bandwidth scaling for embedded DSPs with 3D-stacked DRAM and wide I/Os
DW Chang, YH Son, JH Ahn, H Kim, M Ahn, MJ Schulte, NS Kim
2013 IEEE/ACM International Conference on Computer-Aided Design (ICCAD), 747-754, 2013
52013
Output driver, and semiconductor memory device and memory system having the same
YH Son, JH Choi, SH Hyun
US Patent 10,566,968, 2020
42020
Dual-loop 2-step ZQ calibration for dedicated power supply voltage in LPDDR4 SDRAM
CK Lee, J Lee, KH Kim, JS Heo, GH Cha, JH Baek, DS Moon, YJ Eom, ...
2017 IEEE Asian Solid-State Circuits Conference (A-SSCC), 153-156, 2017
42017
Memory device, memory module including the same, and memory system including the same
YH Son, JH Ahn
US Patent 9,767,887, 2017
42017
The system can't perform the operation now. Try again later.
Articles 1–20