Steve Wilton
Steve Wilton
Electrical and Computer Engineering, University of British Columbia, V6T 1Z4
Verified email at ece.ubc.ca - Homepage
Title
Cited by
Cited by
Year
CACTI: An enhanced cache access and cycle time model
SJE Wilton, NP Jouppi
IEEE Journal of solid-state circuits 31 (5), 677-688, 1996
9091996
Reconfigurable computing: architectures and design methods
TJ Todman, GA Constantinides, SJE Wilton, O Mencer, W Luk, ...
IEE Proceedings-Computers and Digital Techniques 152 (2), 193-207, 2005
5112005
An enhanced access and cycle time model for on-chip caches
SJE Wilton, NP Jouppi
4591993
System-on-chip: Reuse and integration
R Saleh, S Wilton, S Mirabbasi, A Hu, M Greenstreet, G Lemieux, ...
Proceedings of the IEEE 94 (6), 1050-1069, 2006
2882006
Handbook of algorithms for physical design automation
CJ Alpert, DP Mehta, SS Sapatnekar
Auerbach Publications, 2008
2262008
Architectures and algorithms for field-programmable gate arrays with embedded memory
SJE Wilton, J Rose, Z Vranesic
University of Toronto, Toronto, Ont., Canada, 1997
2121997
A flexible power model for FPGAs
KKW Poon, A Yan, SJE Wilton
International Conference on Field Programmable Logic and Applications, 312-321, 2002
2072002
A detailed power model for field-programmable gate arrays
KKW Poon, SJE Wilton, A Yan
ACM Transactions on Design Automation of Electronic Systems (TODAES) 10 (2 …, 2005
2062005
Tradeoffs in two-level on-chip caching
NP Jouppi, SJE Wilton
ACM SIGARCH Computer Architecture News 22 (2), 34-45, 1994
1891994
On the interaction between power-aware FPGA CAD algorithms
J Lamoureux, SJE Wilton
ICCAD-2003. International Conference on Computer Aided Design (IEEE Cat. No …, 2003
1732003
The impact of pipelining on energy per operation in field-programmable gate arrays
SJE Wilton, SS Ang, W Luk
International Conference on Field Programmable Logic and Applications, 719-728, 2004
1322004
Memory-to-memory connection structures in FPGAs with embedded memory arrays
SJE Wilton, J Rose, ZG Vranesic
Proceedings of the 1997 ACM fifth international symposium on Field …, 1997
1311997
Dynamic voltage scaling for commercial FPGAs
CT Chow, LSM Tsui, PHW Leong, W Luk, SJE Wilton
Proceedings. 2005 IEEE International Conference on Field-Programmable …, 2005
1272005
Activity estimation for field-programmable gate arrays
J Lamoureux, SJE Wilton
2006 International Conference on Field Programmable Logic and Applications, 1-8, 2006
972006
Programmable logic IP cores in SoC design: Opportunities and challenges
SJE Wilton, R Saleh
Proceedings of the IEEE 2001 Custom Integrated Circuits Conference (Cat. No …, 2001
902001
Backspace: Formal analysis for post-silicon debug
FM De Paula, M Gort, AJ Hu, SJE Wilton, J Yang
2008 Formal Methods in Computer-Aided Design, 1-10, 2008
882008
Floating-point FPGA: Architecture and modeling
CH Ho, CW Yu, P Leong, W Luk, SJE Wilton
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 17 (12 …, 2009
842009
SMAP: Heterogeneous technology mapping for area reduction in FPGAs with embedded memory arrays
SJE Wilton
Proceedings of the 1998 ACM/SIGDA sixth international symposium on Field …, 1998
811998
A new switch block for segmented FPGAs
MI Masud, SJE Wilton
International Workshop on Field Programmable Logic and Applications, 274-281, 1999
721999
An energy and power consumption analysis of FPGA routing architectures
P Jamieson, W Luk, SJE Wilton, GA Constantinides
2009 International Conference on Field-Programmable Technology, 324-327, 2009
682009
The system can't perform the operation now. Try again later.
Articles 1–20